# **VLSI Circuits and System Design** (Core Subject)

| Course Code: | 10M11EC114 | Semester:      | M.Tech 1 <sup>st</sup> Sem |
|--------------|------------|----------------|----------------------------|
| Credits:     | 3          | Contact Hours: | L-3, T-0,P-0               |

## **Course Objectives**

The objectives are to study

- 1. To bring both Circuits and System views on design together.
- 2. It offers a profound understanding of the design of complex digital VLSI circuits, computer aided simulation and synthesis tool for hardware design.

#### **Course Outcomes**

After studying this course the students would gain enough knowledge

- 1. To learn concept of design rules.
- 2. To bring both Circuits and System views on design together. It offers a profound understanding of the design of complex digital circuits.
- 3. Synthesis of digital VLSI systems from register-transfer or higher level descriptions in hardware design languages.
- 4. To be aware about the trends in semiconductor technology, and how it impacts scaling and performance.
- 5. Understanding a hardware design language such as VHDL in detail syntax as well as how it works under the hood for simulation and synthesis. To gain enough knowledge to design any circuit using CMOS and write HDL code for any circuit.

#### **Course Contents**

| Unit | Topics                                                                                                                                                                                                                                                                                                                                                                                                                    | References (chapter<br>number, page no. etc) | Lectures |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------|
| 1.   | A Brief History and Need of Integrated Circuits,<br>Complexity of VLSI Design: Design Hierarchy,<br>VLSI Design Cycle, Physical Design Cycle,<br>Analog Design Flow, Digital Design Flow,                                                                                                                                                                                                                                 |                                              | 2        |
|      | Introduction to MOS Technology and its Electrical Properties, Basic Logic gates: n FET, P FET, CMOS: NOT gate, NAND gate, NOR gate, Stick Diagram, Layout.                                                                                                                                                                                                                                                                |                                              | 4        |
| 2.   | Basic MOS transistors, Enhancement mode transistor action, Depletion mode transistor action, nMOS fabrication, CMOS fabrication, Drain to source current $I_{\rm ds}$ versus voltage $V_{\rm ds}$ relationships (Non saturated region, Saturated region), MOS transistor transconductance $g_{\rm m}$ and output conductance $g_{\rm ds}$ , figure of merit, MOS resistance and capacitance, MOS transistor circuit model | Kang: Chapter 3                              | 12       |
| 3    | nMOS inverter, Determination of pull up and pull down ratio for an nMOS inverter driven by another n MOS inverter, CMOS inverter, DC Characteristics of the CMOS Inverter, Inverter Switching Characteristics, Power Dissipation, DC                                                                                                                                                                                      | Kang: Chapter 4, 5                           | 8        |

|                          | Characteristics: NAND and NOR Gates, NAND and NOR Transient Response, Analysis of Complex Logic Gates, Gate Design for Transient performance, MOS circuit design process(STICK DIAGRAMS)                                                                                                                                                                                                                                                                                                                                 |   |    |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----|
| 4                        | Transmission Gates, Gate Delays, Driving Large<br>Capacitive loads, Logical Efforts, Mirror Circuits,<br>Pseudo-nMOS, Tri State Circuits, Clocked<br>CMOS, Dynamic CMOS Logic Circuits, Dual-<br>Rail Logic Networks, BiCMOS                                                                                                                                                                                                                                                                                             | - | 10 |
| 5                        | System Specification Using Verilog HDL: Basic Concepts, Structural Gate-Level Modeling, Switch-level Modeling, Design Hierarchies, Behavioral and RTL Modeling  General VLSI System Components: Gates Adders (Half and Full), Subtractors (Half and Full), Multipliers, Binary Decoders, Equality Detectors and Comparators, Priority Encoder, Shift and rotation Operation, Latches, D Flip- Flop, Registers  System Specification using SPICE: By programming and by circuit level, Gates (using Diodes, BJT and CMOS) |   | 8  |
| Total Number of Lectures |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   |    |

# **Evaluation Scheme**

1. Test 1:15 marks

2. Test 2 : 25 marks

3. Test 3: 35 marks

4. **Internal Assessment**: 25 marks

• 10 Marks : Class performance & Assignments

10 Marks : Quizzes5 marks : Attendance

## **Text Books**

1. John P. Uyemura: Introduction to VLSI Circuits and Systems, Wiley Student Edition

2. Sung-Mo (Steve) Kang, Yusuf Leblebici, CMOS DIGITAL INTEGRATED CIRCUITS ANALYSIS & DESIGN 3rd Edition. Mc Graw-Hill 2003.J.

# **Reference Books**

- 1. Bhasker, "A VHDL Primer", Pearson Education, 3rd Edition
- 2. Adel S. Sedra, Kenneth C. Smith : Microelectronics Circuits, 5th Ed., Oxford University Press, 2004
- 3. Jan M. Rabaey et al , Digital Integrated Circuits : A design Perspective, 2<sup>nd</sup> Edition

### **Web Resources**

- 1. URL1:- http://nptel.ac.in/courses/117106093/
- 2. URL2:- <a href="http://nptel.ac.in/courses/Webcourse-contents/IIT-Bombay/VLSI%20Design/Course%20Objective.html">http://nptel.ac.in/courses/Webcourse-contents/IIT-Bombay/VLSI%20Design/Course%20Objective.html</a>